- 1-A Output-Current Capability Per Driver - Applications Include Half-H and Full-H Solenoid Drivers and Motor Drivers - Designed for Positive-Supply Applications - Wide Supply-Voltage Range of 4.5 V to 36 V - TTL- and CMOS-Compatible High-impedance Diode-Clamped inputs - Separate Input-Logic Supply - Thermal Shutdown - Internal ESD Protection - Input Hysteresis Improves Noise Immunity - 3-State Outputs - Minimized Power Dissipation - Sink/Source Interlock Circuitry Prevents Simultaneous Conduction - No Output Glitch During Power Up or Power Down - Improved Functional Replacement for the SGS L293 #### description The SN754410 is a quadruple high-current half-H driver designed to provide bidirectional drive currents up to 1 A at voltages from 4.5 V to 36 V. The device is designed to drive inductive loads such as relays, solenoids, dc and bipolar stepping motors, as well as other high-current/high-voltage loads in positive-supply applications. # FUNCTION TABLE (each driver) | INP | UTST | OUTPUT | | | |-----|------|----------|--|--| | _A | EN | <u> </u> | | | | н | н | н | | | | L | Н | L | | | | _x_ | L | Z | | | H = high-level, L = low-level X = irrelevant Z = high-impedance (off) † In the thermal shutdown mode, the output is in a highimpedance state regardless of the input levels. All inputs are compatible with TTL-and low-level CMOS logic. Each output (Y) is a complete totem-pole driver with a Darlington transistor sink and a pseudo-Darlington source. Drivers are enabled in pairs with drivers 1 and 2 enabled by 1,2EN and drivers 3 and 4 enabled by 3,4EN. When an enable input is high, the associated drivers are enabled and their outputs become active and in phase with their inputs. When the enable input is low, those drivers are disabled and their outputs are off and in a high-impedance state. With the proper data inputs, each pair of drivers form a full-H (or bridge) reversible drive suitable for solenoid or motor applications. A separate supply voltage ( $V_{CC1}$ ) is provided for the logic input circuits to minimize device power dissipation. Supply voltage $V_{CC2}$ is used for the output circuits. The SN754410 is designed for operation from -40°C to 85°C. ## logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # logic diagram ## schematics of inputs and outputs SLRS007B - NOVEMBER 1986 - REVISED NOVEMBER 1995 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Output supply voltage range, V <sub>CC1</sub> (see Note 1) | 0.5 V to 36 V | |-----------------------------------------------------------------------------------------|---------------| | Output supply voltage range, V <sub>CC2</sub> | | | Input voltage, V <sub>I</sub> | | | Output voltage range, VO | | | Peak output current (nonrepetitive, t <sub>w</sub> ≤5 ms) | ±2 A | | Continuous output current, IO | ±1.1 A | | Continuous total power dissipation at (or below) 25°C free-air temperature (see Note 2) | ) 2075 mW | | Operating free-air temperature range, T <sub>A</sub> | 40°C to 85°C | | Operating virtual junction temperature range, T <sub>J</sub> | 40°C to 150°C | | Storage temperature range, T <sub>stg</sub> | | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values are with respect to network GND. #### recommended operating conditions | | MIN | MAX | UNIT | |--------------------------------------------------------|-------|-----|------| | Output supply voltage, V <sub>CC1</sub> | 4.5 | 5.5 | ٧ | | Output supply voltage, V <sub>CC2</sub> | 4.5 | 36 | ٧ | | High-level input voltage, VIH | 2 | 5.5 | ٧ | | Low-level input voltage, V <sub>IL</sub> | -0.3‡ | 0.8 | ٧ | | Operating virtual junction temperature, T <sub>J</sub> | -40 | 125 | °C | | Operating free-air temperature, TA | -40 | 85 | ŝ | <sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet for logic voltage levels. For operation above 25°C free-air temperature, derate linearly at the rate of 16.6 mW/°C. To avoid exceeding the design maximum virtual junction temperature, these ratings should not be exceeded. Due to variations in individual device electrical characteristics and thermal resistance, the built-in thermal overload protection can be activated at power levels slightly above or below the rated dissipation. # electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | TYPT | MAX | UNIT | | |------------------------|---------------------------------|--------------------------|-------------------------------|-----------------------|-----------------------|-----------------------|--------|--| | ViK | Input clamp voltage | I <sub>I</sub> = ~12 mA | | | -0.9 | -1.5 | ٧ | | | Vон | High-level output voltage | I <sub>OH</sub> = -0.5 A | | V <sub>CC2</sub> -1.5 | V <sub>CC2</sub> -1.1 | | | | | | | IOH = - | A | V <sub>CC2</sub> -2 | | | ٧ | | | | | IOH = - | A, T <sub>J</sub> = 25°C | V <sub>CC2</sub> -1.8 | V <sub>CC2</sub> -1.4 | | | | | | Low-level output voltage | I <sub>OL</sub> = 0.5 A | | | 1 | 1.4 | | | | VOL | | I <sub>OL</sub> = 1 A | | | | 2 | ٧ | | | | | IOL = 1 / | A, T <sub>J</sub> = 25°C | | 1.2 | 1.8 | 7 | | | Vокн | High-level output clamp voltage | lok = -0 | ).5 A | | V <sub>CC2</sub> +1.4 | V <sub>CC2</sub> +2 | C2+2 V | | | | | IOK = 1 | IOK = 1 A | | V <sub>CC2</sub> +1.9 | V <sub>CC2</sub> +2.5 | l | | | | Low-level output clamp voltage | IOK = 0. | lok = 0.5 A | | -1.1 | -2 | ٧ | | | VOKL | | I <sub>OK</sub> = -1 A | | | -1.3 | -2.5 | | | | 1 | Off-state high-impedance-state | VO = VC | C2 | | | 500 | μА | | | OZ(off) output current | | V <sub>O</sub> = 0 | | | | -500 | μΑ | | | ۱н | High-level input current | V <sub>j</sub> = 5.5 V | | | | 10 | μА | | | IIL | Low-level input current | V <sub>I</sub> = 0 | | | | -10 | μA | | | ICC1 | Output supply current | I <sub>O</sub> = 0 | All outputs at high level | | | 38 | mA | | | | | | All outputs at low level | | | 70 | | | | | | | All outputs at high impedance | | | 25 | | | | ICC2 | Output supply current | | All outputs at high level | | | 33 | mA | | | | | lo = 0 | All outputs at low level | | | 20 | | | | | | | All outputs at high impedance | | | 5 | | | <sup>†</sup> All typical values are at V<sub>CC1</sub> = 5 V, V<sub>CC2</sub> = 24 V, T<sub>A</sub> = 25°C. # switching characteristics, $V_{CC1}$ = 5 V, $V_{CC2}$ = 24 V, $C_L$ = 30 pF, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |-------------------|---------------------------------------------------|-----------------|-------------|------| | <sup>t</sup> d1 | Delay time, high-to-low-level output from A input | | 400 | ns | | t <sub>d2</sub> | Delay time, low-to-high-level output from A input | ] | 800 | ns | | tτιн | Transition time, low-to-high-level output | See Figure 1 | 300 | ns | | tτΗL | Transition time, high-to-low-level output | | 300 | ns | | t <sub>r</sub> | Rise time, pulse input | | | | | tf | Fall time, pulse input | 7 | | | | tw | Pulse duration | 7 | | | | t <sub>en1</sub> | Enable time to the high level | | 700 | ns | | t <sub>en2</sub> | Enable time to the low level | 000 50000 | 400 | ns | | <sup>t</sup> dis1 | Disable time from the high level | See Figure 2 | 900 | ns | | <sup>t</sup> dis2 | Disable time from the low level | 7 | 600 | ns | ## PARAMETER MEASUREMENT INFORMATION Figure 1. Test Circuit and Switching Times From Data Inputs Figure 2. Test Circuit and Switching Times From Enable Inputs NOTES: A. The pulse generator has the following characteristics: $t_f \le 10$ ns, $t_W = 10$ µs, PRR = 5 kHz, $Z_Q = 50$ $\Omega$ . B. C<sub>1</sub> includes probe and jig capacitance. ## **APPLICATION INFORMATION** Figure 3. Two-Phase Motor Driver